

### BRAC UNIVERSITY

CSE-350: Digital Electronics and Pulse techniques

Exp-03: Study of a TTL NAND gate with totem pole output

| Name: Bousna Jahan L'a | Section: 10 |
|------------------------|-------------|
|                        | Group: 02   |

### **OBJECTIVES**

- Building standard TTL NAND Gate.
- 2. Measure the voltages and verify the circuit.

## Equipments and component list

#### **Equipments**

THE PROPERTY OF THE PARTY OF TH

- 1. Digital Multimeter
- 2. DC power supply

#### Component

- NPN Transistor (C828) x5 pieces
- Diode 1N4003 x1 piece
- Capacitor 4.7 μF x1 piece
- · Resistors -
  - ♦ 4K xl piece
  - ♦ 1.5K x1 piece
  - ♦ 1K x1 piece
  - ♦ 100 x1 piece

## Task-01: TTL NAND gate

#### THEORY

In this task, we will implement a Transistor-Transistor Logic (TTL) NAND gate with a totem-pole output. Transistor-Transistor Logic, or TTL, refers to the technology for designing and fabricating digital integrated circuits that employ logic gates consisting primarily of bipolar transistors. TTL is the successor of diodetransistor logic (DTL), overcoming the main problem associated with DTL, i.e., lack of speed. TTL provides

faster switching compared to DTL; in fact, TTL is the fastest saturated logic family. Figure 1 shows 2-input TTL NAND gate with a totem-pole output.



Fig 1: TTL NAND Gate

If any of the inputs A and B is LOW (0.2V), transistor Q1 and/or Q2 will operate in saturation mode and  $V_2$  node will have a voltage of  $0.2V + V_{CE}(sat) = 0.4V$  which causes transistors Q3 and Q4 to be in cut-off mode. Now, node  $V_4$  has 5V while  $V_6$  is obviously less than 5V because of voltage drop in  $R_4$  and Q5 will operate in forward-active mode which means  $V_{CE}$  of Q5 is 0.7V. As the diode  $D_1$  has a conducting voltage drop of 0.7V and  $V_Y$  will be  $V_4$  - 0.7 - 0.7 = 3.6V approximately which we shall consider as high voltage in output. When both inputs are HIGH (5V), transistors Q1 and Q2 will operate in reverse-active mode. In this case, transistors Q3 and Q4 will be in saturation which ensures that  $V_{CE}$  of Q4 is 0.2V and thus the output is 0.2V (LOW).

The most basic TTL circuit has a single output transistor configured as an inverter with its emitter grounded and its collector tied to  $V_{CC}$  with a pull-up resistor, and with the output taken from its collector. Most TTL circuits, however, use a totem pole output circuit, which replaces the pull-up resistor with a  $V_{CC}$ -side transistor sitting on top of the output transistor. The emitter of the  $V_{CC}$ -side transistor (whose collector is tied to  $V_{CC}$ ) is connected to the collector of the output transistor (whose emitter is grounded) by a diode. The output is taken from the collector of the output transistor.

As mentioned earlier, TTL has a much higher speed than DTL. This is due to the fact that when the output transistor (Q4 in Figure 1) is turned off, there is a path for the stored charge in its base to dissipate through, allowing it to reach cut-off faster than a DTL output transistor. At the same time, the output capacitor is charged from  $V_{CC}$  through Q5 and the output diode ( $D_1$ ), allowing the output voltage to rise more quickly to logic '1' than in a DTL output wherein the output capacitor is charged through a resistor.

Time

## edure:

- 1. Connect the circuit as shown in Figure 1.
- 2. Observe the output for all possible input combinations and fill up table-1.

## <u>Data Table</u>

|   | $V_A$ | $V_B$ | $V_1$ | $V_2$  | $V_3$ | $V_4$ | $V_5$ | $V_6$ | $V_Y$                         |
|---|-------|-------|-------|--------|-------|-------|-------|-------|-------------------------------|
| ( | (V)   | (V)   | (V)   | (V)    | (V)   | (V)   | (V)   | (V)   | $(V_{\scriptscriptstyle{-}})$ |
|   | 0     | 0     | 0.685 | 0.0136 | 0     | 5.01  | 4.59  | 5.02  | 4,37                          |
|   | 0 7   | 5     | 8-685 | 0.0161 | ,0,,  | 5.01  | 4.50  | 5.02  | 4.37                          |
|   | 15    | 0     | 0.7   | 0.6304 | 0     | 5.01  | 4.5   | 5.02  | 4.54                          |
| 1 | 5     | 5     | 2.211 | 1:794  | 8.0   | 0.485 | 0.361 | 5.01  | 0.05                          |

Table 1: Table for TTL NAND gate

### Report

WALL AND THE PROPERTY OF THE PARTY OF THE PA

Please answer the following questions briefly in the given space.

Ans. Totom-pole output has an output cincuit with two transistons.

Combined The high on low level is determined without setting pull-up resistance to the output. Totom-pole output can both sink and source.

Totom-pole configuration's place is to supply enough cunnent to ensure that to output nises to a sufficiently high voltage when pushed up and drain enough cunnent to ensure that the output falls to a suitably low value when pulled down.

2. What is the function of Q3 transistor(phase-splitter)?

Ans. 93 transiston works as switch in TTL NAND gate cinewit.

When 93 = 0N, 95 base will get 0 input and 94 base will

9 have high input. Similarly, when 93 = 0FF, 95 base will

have high input and By base will have low input.

This Bo transiston split input in high and low that's why

It calls is called phase splitter.

3. What may happen if diode  $D_1$  is not used in the circuit?

Ans. It diode  $D_1$  is not used in the circuit than 95 set transiston will be 0N. From the trail purpose of using NAND gate is getting invented result. Because of the diode, when 5 we gove 100 invented result. Because of the diode, when 5 we gove 100 invented result. Because of the diode, when 5 we gove 100 invented 100 in 1

4. What is the mode of operation of the Q5 transistor when output is HIGH?

Ans. When, Vo = High, Q5 = ON [Mode of operation = 30 tunation]

As Q3 is OFF, So collection of QB will not be connected with base of Q5. And TTL is a pant of saturated Logic Family,

That's why ON transiston ON means Saturation.

Draw the active portion of the circuit when output is LOW.



Input A is low, then value of 9, base = 0.685V and

By base = 0V which means 9, transiston is in Active mode

and 94 transiston is in cutoff mode.

We know,

In case of transiston, Vy = 0.5 V [minimum voltage to turn on transiston]

Here  $V_1 = 0.685 \, V$ , If  $g_1$  is in saturation mode then,  $V_1 = 0.8 \, V$ . In this case  $V_1$  is in Active region.

And  $V_{2} = \langle 0.5 V \rangle$  when in every every cases when A = low. ...  $Q_{3} = 0FF$ ,  $Q_{5}$ ,  $V_{8} = 0 V$   $Q_{4}$ , that's why  $Q_{4}$  is cutoff.

# Data Table

| _  |       |       |       |           |       |       |       |       | 1     |
|----|-------|-------|-------|-----------|-------|-------|-------|-------|-------|
|    | $V_A$ | $V_B$ | $V_1$ | $V_2$     | $V_3$ | $V_4$ | $V_5$ | $V_6$ | $V_Y$ |
|    | (V)   | (V)   | (V)   | (V)       | (V)   | (V)   | (V)   | (V)   | (V)   |
|    | 0     | ٥     | 0.685 | 0.0136    | ٥     | 2.01  | 4.59  | 5.02  | 4.37  |
|    | ( O   | 5     | 0.685 | ٥ ٠٥١ د ٩ | . 0   | 5.01  | 4.50  | 5.02  | 4.37  |
|    | 5     | 0     | F.0   | 0.0304    | ٥     | 5.01  | 4.5   | 5.02  | 4.37. |
| į. | 5     | 5     | 2.211 | 1,704     | ۵.8   | 0.885 | 0.361 | 2.01  | 0.05  |

Table 2: Table for TTL NAND gate

Dipika. 20,10,22 Signature